# **CMOS Body Driven Quaternary Logic Generator**

Umesh Kumar<sup>1</sup>, Rajiv Kapoor<sup>2</sup>

<sup>1</sup>(Student, Delhi Technological University, India) <sup>2</sup>(Faculty, Delhi Technological University, India)

Abstract— This paper is about the design, simulation and study of a CMOS quaternary logic generator having a single stage CMOS body driven design. The interest of design is that the circuit consists of only one CMOS circuit, reducing the chip area and also only two supply rails is required to drive the complete circuitry. The multi-valued logic generator, designed here is also demonstrated with and without enable circuitry too. The design has been implemented with 1.8micrometer CMOS technology on Cadence virtuoso schematic Editor. Keywords — CMOS, body effect, decoder, multi-valued logic.

**I. INTRODUCTION** In logic a multi-valued logic <sup>[7]</sup> is a propositional calculus in which there are more than two values. Traditionally, in Aristotle's <sup>[6]</sup> logical calculus, there are only two possible values (i.e. "true" and "false") for any proposition. Extension to classical Boolean logic is an n-valued logic for n greater than two e.g. three valued logic<sup>[8]</sup> of "true", "false" and "unknown" and for infinite valued "fuzzy logic"<sup>[11]</sup> and "probability logic"<sup>[12]</sup>. There have been many approaches to design multi-valued logic. Methods have also been implemented in voltage mode<sup>[14]</sup> and current mode<sup>[13]</sup> circuits. In previous works, the number of transistor use were more than two, which increases the chip area, also it has been seen that most of the approaches to design multi-valued requires more than two different supply rails which causes the use of more metal in the chip increasing the fabrication cost. This paper the is about the design of quaternary logic generator, based on body driven CMOS circuit where binary inputs can be decoded in quaternary logic. Since the module is using single CMOS stage the chip area is very less and also the number of supply rails required to drive the complete circuitry is two, which is a cost efficient design.

#### **DESIGN AND SIMULATION** II.

The design of body driven <sup>[4][5]</sup> quaternary logic generator is based on CMOS circuit<sup>[1]</sup> in which pMOS and nMOS are connected drain to drain and their gates are common and driven by a bias potential. The driving inputs are connected on the body (substrate) of pMOS and nMOS (fig. 1). These inputs are digital inputs with logical high as 1.8 volts and logical low as 0 volts. V<sub>dd</sub> is 1.8 volt.



Fig. 1- Schematic of body driven quaternary logic generator

The simulation is executed on Cadence Virtuoso Schematic Editor 180nm designed by CADENCE. Both the inputs Vin 1 and Vin 2 are applied with pulse inputs with one having double frequency than to the other input so as to generate all the logical combination of the inputs (fig. 2 and fig. 3).



Fig. 2- Simulation of quaternary logic generator

The Vg\_bias is gate bias potential to control the logical levels spacing in voltage domain. These spacing can be modulated by varying parametrically this bias potential. In special case to provide equal voltage spacing (approximately) in the logic levels, the potential is chosen 677 mV. The nMOS body input with logical high will be controlling the weak high and weak low output (fig. 3 and table-1). The layout of the design is also shown in fig\_4.



Fig. 3- Circuit response with Vin\_1 for pMOS and Vin\_2 nMOS inputs at their body

| Table -1           |             |                                |
|--------------------|-------------|--------------------------------|
| nMOS body          | pMOS body   | OUTPUT                         |
| <b>'0' (0.0 V)</b> | <b>'0'</b>  | Strong low ' <b>0</b> '(0.0 V) |
| <b>`0</b> `        | '1'         | Strong high '1'(1.8 V)         |
| <b>'1'(1.8 V</b> ) | <b>`0</b> ' | Weak low " <b>0</b> ""(741 mV) |
| <b>'1'</b>         | '1'         | Weak high "1"(1.136 V)         |



Fig.4- Layout of the module

## WORKING OF THE MODULE

The module is producing four different and stable logical levels which is comes into possibility due to the MOSFET second order  $effect^{[2][3]}$  i.e. body effect, which can be explained by equation (1).

$$\mathbf{V}_{\mathrm{T}} = \mathbf{V}_{\mathrm{TO}} + \gamma \left\{ \sqrt{|\mathbf{V}_{\mathrm{SB}} + 2\emptyset|} - \sqrt{|2|\emptyset|} \right\} \qquad (1)$$
  
$$\gamma = (t_{\mathrm{OX}}/C_{\mathrm{ox}}) \sqrt{(2q \, \varepsilon_{\mathrm{si}} \, N_{\mathrm{A}})} \qquad (2)$$

Since four different combinations of threshold voltages are being configured (due to application of four different combinations of the two inputs at the substrate of pMOS and nMOS), there will be four different resistive path on applications of different inputs. Hence four different stable voltages will appear at the output terminal.

#### IV. DECODER WITH ENABLE INPUT

For introducing an enable input, a pMOS and nMOS are to be inserted between  $V_{dd}$  and source of the input pMOS and ground and the source of the input nMOS stages respectively. Their gates must be connected with and extra introduction of CMOS inverter and given to the enable input (fig. 5). When it is required to disable the module a logical high is given to the enable input else wise a zero. This is an active low enable structure. We can also design an active high enable structure shown in fig. 6.



III.

Where

Vig.bias

Fig. 5- Module with active-low enable input

Fig. 6- Module with active-high enable input

## V. ISSUES WITH THE DESIGN AND SOLUTIONS

The major drawback of the system is that the pMOS input stage constitutes a source to drain forward biased diode which provide a path for current to flow directly from  $V_{dd}$  to the logical input source at the body of pMOS. This current is very high in the order of tens of milliAmps to 500 mA (fig.-7). That is why the design is not much power efficient. To overcome the drawback the circuit input must be designed with high input impedance. One of the possible solutions to the problem is to use SOI technology <sup>[15]</sup> to reduce the body current in the pMOS.



Fig. 7- Current at the source and substrate terminals of the pMOS and nMOS of input stages

Since the design is new, the compatibility with the other modules is not good. So we need extra overhead to design systems where this circuit can be applied. The compatibility issue is just a matter of advancement of the technology. Introduction of the multi-valued logic to current technology still seeks a path of advancement in the technical era.

Introduction of the enable circuitry doubles the chip area required for simple decoder design (without enable circuitry). We can reduce this extra chip area by using only pMOS at the source of the input stage pMOS and its gate is connected to the enable input (fig. 8). If that pMOS is off, the power supply will be disconnected and the circuit will be switched off.



Fig. 8- Enable input with single pMOS stage

## VI. CONCLUSION

A new multi-value logic generator design is introduced with a less chip area and with two supply rails. Design can be used as a 2-to-4 decoder circuitry. The design is not much power efficient and less compatible to the other digital system. As per the future scope is considered, the inefficiencies of the circuit can be reduced with some extra components and with the development of the design on SOI technology.

#### REFERENCES

- [1] Burgess, R.R. and Daniels, R.G., Silicon gate CMOS integrated circuits, *Electronic devices meeting*, 1970 international : 16, *Publication Year: 1970*, *Page(s): 112*.
- [2] Pelgrom, Duinmaijer and welbers, Matcing properties of MOS transistors, *IEEE Journal of solid-state Circuits*, 1989; Pages: 1433-1439.
- [3] Conti M., Crippa P., Orcioni S. and Turchetti C., Layout-based statistical modeling for the prediction of the matching properties of the MOS transistors, *Circuit and systems I: Fundamental theory and Application, IEEE Transaction 2002, Pages: 680-685, Volume:49.*
- [4] Meijer M., de Gyvez J.P., Body-Bias-Driven Strategy for Area- and performance- Efficient CMOS circuit, *IEEE Transaction on VLSI System: 2012, Pages: 42-51.*
- [5] Meijer M., de Gyvez J.P., Body bias driven design synthesis for optimum performance per area, 11<sup>th</sup> International symposium on *Quality Electronic Design (ISQED): 2010, Pages: 472-477*
- [6] Hurley, Patrick. A Concise Introduction to Logic, 9th edition. (2006)
- [7] Nidine M.H. and Files C.M., A mature methodology for implementing multi valued logic in silicon, *symposium on multivalued logic: 2008, Pages:2-7.*
- [8] Ravariu C., Zoltan F. and Dobrescu L., The three valued logic implementation on a hybrid SOI Structure, *International Semiconductor Confrence*, 2006, Pages: 425-428.
- [9] Trzesicki. K. Many valued tense logic and the problem of determination, symposium on multi-valued logic:1990,IEEE Conference publication, Pages:228-236.
- [10] Vasundra Patel, K. S. gurumurthy, Arithmetic Operations in Multi-Valued logic, International journal of VLSI desighn and Communication Systems (VLSICS)2010 Vol.1 NO. 1.
- [11] Ramot D., Friedman M., Langholz G. and Kandel A., Complex fuzzy logic, IEEE Transaction on Fuzzy System 2003, Pages 450-461.
- [12] Wasen Wang and Huacan He, The study of prepositional Probability logic and the flexibility of its logical relation, *International conference on Natural language processing and Knowledge Engineering 2005, proceedings of 2005 IEEE, Pages:*814-817.
- [13] Turgay Temel and Avni Morgul, Implementation of multi valued logic gates using Full current mode CMOS circuit, Special Issue on Selected Papers from the ELECO'2001 Conference.
- [14] Vasundra Patel, K. S. gurumurthy, Quaternary CMOS combinational logic circuit, International conference on information and multimedia technology: 2009. Pages538-542.
- [15] Shahidi G.G., Ajmera A., Assaderaghi F. Bolam R.J., Hovel H., Leobandung E., Rausch, W.; Sadana D., Schepis D., Wagner L.F., Wissel L., Wu K. and Davari, B., Device and circuit design issues in SOI technology, *custom integrated circuits, Proceedings of the IEEE 1999, Pages 339-346.*