# A Novel CMOS Model Design for 2.4 GHz Narrowband LNA input matching using inductive Degenerated Topology

M.Ramana Reddy, Dr. N.S Murthy Sharma, Dr. P. Chandra Sekhar

Asst. Professor Dept. of ECE,CBIT Hyderabad Professor & HeadDept. of ECESVC College of Engg(E.G) Head & Assoc. ProfessorDept. of ECEOsmania University, Hyd

**Abstract:** 2.5 GHz narrow band inductive degenerated (LNA) low noise amplifier implemented in a 0.18  $\mu$ m RF CMOS process which is used in particularly telecommand system for satellite and also for WSN (Wireless sensor networks. The amplifier provides a forward gain (S<sub>21</sub>) of > 16 db with a noise figure of S<sub>11</sub> < 2db. While drawing of 10 mw from 1.8v Supply by using inductive coupled degenerated LNA.

General Terms: LNA, Noise figure, gain, linearity.

Keywords: RF CMOS, VLSI Design, Wireless Communications

# I. Introduction

Present days the wireless design suffers from face noise,matching and signal detection. This is a new challenge for RFIC designers[1][2]. Among the many blocks of the wireless design the crucial block is the low noise amplifier. The purpose of this block is to match the antenna input with remaining circuitry. To implement the different topologies of the multi standard transmissions are recognised [9].

Due to low economy higher integration scaling technology the CMOS the competitor for the implementation of radio transceiver for variouswireless communication system.one of the primary advantage of using the CMOs is ease of integration with digital section on the single chip. The design of the low noise amplifier for the satellite is used in wireless telemetry communication system. It is divided into many subsystems of number of sensors and actuators. One of the subsystems is the master transponder which is facing earth and then it communicates with the earth station.Remaining subsystems are accessed by this master unit. By telemetry unit(TMMASTER)the gathered information from the different subsystem are relayed to earth station(TCMASTER).[9]

Telecommand unit is one which the earth station sends the command to control the various subsystem. However the takes place through respective master unit. dve to the advantage like less weight of satellites the communication must be through wireless. It is based on IEEE standard.

The first block of receiver is low noise amplifier(LNA).Depending on noise figure and gain the overall performance of receiver is sustained. The design of low noise amplifier is such that it must present minimum noise figure and then gain with sufficient linearity. To terminate the unknown length of the transmission line that deliver the signal from antenna to amplifier.IIP3 provides the  $50\Omega$ input noise amplifier even a good input match is more sensitive to the quality of the point of terminating impedances. The main reason of the design of low noise amplifier which is aimed at low power consumption because the standard that is used for implementation of communication system is at low rate.[9]

## **1.1 LNA Requirements:**

1. Gain (10-20 db) to amplify the received signal and to reduce the input referred noise of the subsequent stages. 2.Good linearity: Handling large undesired signals without much distortion.

3. Low noise for high sensitivity

4. Maximum power gain 50  $\Omega$  termination for proper operation and can route the LNA to the antenna which is located an unknown distance away without worrying about the length of the transmission line [12].

1.2 Basic Topologies

1. Wide band LNA input matching topologies (a) Resistive termination (b) common gate (c) resistive shunt feedback.

2. Narrow band LNA input matching topologies (a) inductive degenerated (b) resistive terminated [12].

## **1.3 Inductive degenerated LNA:**



Fig1: Inductive degenerated low noise amplifier

From Figure 1 we can say that Input impedance behaves like a series RLC circuit, due to the addition of  $L_g$  in the circuit[13][5].

matching occurs when:

$$Z_{in}(j\omega_o) = R_s, \omega_o^2 = \frac{1}{(L_g + L_s)C_{gs}} \text{ and } R_s = \frac{g_m L_s}{C_{gs}} = \omega_T L_s$$

Ls can be selected by:  $L_s = \frac{R_s}{\omega_T}$  if this value is too small to be practical, a capacitor can be inserted in shunt with

Cgs to artificially reduce  $\omega_{T]}[13][5]$ 



Fig2non-idealites of input impedence.

$$Z_{in} = s(L_{g} + L_{s}) + \frac{1}{sC_{gs}} + \omega_{T}L_{s} + \frac{1}{s\frac{1}{\omega_{T}R_{Ls}}} + R_{Ig} + R_{g} + R_{Ls} + R_{g,NQS} \quad (1)$$

$$R_{s} = \frac{R_{poly.sh}W}{12n^{2}L}$$

$$R_{g,NQS} = \frac{1}{5g_{m}}$$

$$Z_{in}(j\omega_{0}) = \omega_{T}L_{s} + R_{Lg} + R_{g} + R_{Ls} + R_{g,NQS} \quad (2)$$

$$\omega_{0} = \frac{1}{\sqrt{(L_{g} + L_{s})(C_{gs} / / \frac{1}{\omega_{T}R_{Ls}})}}$$

inductance loss  $R_{Lg}$ :offset $Z_{in}$ ;  $R_{LS}$ : offset  $Z_{in}$  and  $\omega_0$ ; Gate resistance Rg:offset $Z_{in}$ ; NQS gate resistance  $R_g$ ; NQS:offset $Z_{in}$ ; Q-boosting [5]:

at resonance we get Q boosting effect:



Fig.4.equalent circuit for Amplifier input ignoring CgD

at resonance we get Q boosting effect: 1

$$Q = \frac{1}{(\mathbf{R}_{s} + \mathbf{L}_{s}\omega_{T})\mathbf{C}_{gs}\omega_{0}} = \frac{1}{2R_{s}C_{gs}\omega_{0}} \quad (3)$$

$$V_{gs} = \mathbf{Q}\mathbf{x}\mathbf{v}_{s}$$

$$\mathbf{I}_{d} = \mathbf{g}_{m}\mathbf{v}_{s} = \mathbf{Q}\mathbf{g}_{m}\mathbf{v}_{s}$$

$$\frac{1}{2R_{s}}\left(\frac{\omega_{r}}{\omega_{0}}\right)\mathbf{v}_{s}$$

$$\mathbf{G}_{m}$$

Need to watch out for linearity as vgs is Q times larger than the input signal. Short channel devices operating in velocity saturation regime (i.e., large overdrive voltage) are more forgiving as their gm is relatively constant.[13]

#### **Equivalentinput network:**

From the source, the amplifier input (ignoring  $C_{gd}$ ) is equivalent to: At resonance, the complete circuit is as fig4:

Noise Analysis: from fig5, The output noise current due to  $R_s$  and  $R_g$  is simply calculated by multiplying the voltage noise sources by  $G_m$ .[13]

The calculation of output noise current due to drain noise is more involved:  $i_d^2$  flows partly into the source of the device, it activates the  $g_m$ . Output Noise current  $i_d^2$  Output noise current: [8]



Fig.5. Complete circuit at Resonance



Fig.6. Q-Boosting Noise Analysis



Fig.7. Q-Boosting Noise Analysis-Drain Noise

$$G_m = \frac{1}{2R_s} \left( \frac{\omega_T}{\omega_o} \right)$$

Drain Noise: The noise component flowing into the source is given by the current divider:

$$\nu_{gs} = -\frac{(g_m \nu_{gs} + i_d) X j\omega L_s}{j\omega L_s + \frac{1}{j\omega C_{gs}} + j\omega L_g + R_s X \frac{1}{j\omega C_{gs}}} = -g_m j\omega L_s$$

$$(5)$$

$$-\left(g_m \nu_{gs} + i_d\right) X \frac{1}{j\omega C_{gs}} \left(at \ resonance\right) X \frac{j\omega L_s}{R_s}$$

$$g_m v_s = -\frac{i_d}{2}$$

here we are not including  $R_g$  in the small signal model.

(6)

**Total Output Noise**: Let's first ignore the correlation of the gate noise and drain current noise. Notice only one forth of the drain noise flows to output.

$$\overline{i_{mo}^{2}} = G_{m}^{2} \left(\overline{V_{Rs}^{2}} + \overline{V_{Rg}^{2}}\right) + \frac{1}{4} \overline{i_{d}^{2}} (7)$$

$$G_{m} = \frac{1}{2R_{s}} \left(\frac{\omega_{T}}{\omega_{o}}\right)$$

$$F = \frac{\overline{i_{Rs}^{2}}}{G_{m}^{2} V_{Ls}^{2}} = 1 + \frac{R_{s}}{R_{s}} + \frac{\gamma}{\alpha} g_{m} R_{s} \left(\frac{\omega_{o}}{\omega_{T}}\right)^{2}$$
(8)

Note that the Noise figure at resonance is the same as CS amplifier w/o inductive degeneration. Inductive degeneration did not raise  $F_m$ in but matched the input. If we consider the correlation of the gate noise and drain current noise then one can show.

$$F = 1 + \frac{R_g}{R_s} + \frac{\gamma}{\alpha} \chi g_m R_s \left(\frac{\omega_o}{\omega_T}\right)^2 \qquad (9)$$

$$\chi = 1 + 2|c|Q_L \sqrt{\frac{\delta\alpha^2}{5\gamma}} + \frac{\delta\alpha^2}{5\gamma} (1 + Q_L^2) (10)$$

$$Q_L = Q_{C_{gs}} = \frac{1}{\omega_0 R_s C_{gs}} = \frac{\omega_0 (L_g + L_s)}{R_s} \quad (11)$$

Optimal Noise figure happens for a particular  $Q_L$ . Possible to obtain a noise and power match.[14] **Optimal** $Q_L$ : If we try to optimize the noise figure while power dissipation is kept constant then:  $i.Q_{L,opt}$  will be independent from the frequency and around 4.5

ii.  $F_m$  in is not too sensitive to  $Q_L$  and only changes by less than 0.1dB for  $Q_L$  between 3.5 and 5.5 iii. Smaller  $Q_L$  results in larger bandwidth and smaller inductors, while a larger  $Q_L$  results in narrower bandwidth and larger inductors.

Linearity: Linearity of a MOS transistor in saturation region: [13][14][5]

$$V_{HP3},_{strongMCS} = \frac{4}{3} \frac{V_{eff}}{\theta} (2 + \theta V_{eff}) (1 + \theta V_{eff}) > \frac{8}{3} \frac{V_{eff}}{\theta}$$
(12)  
$$V_{eff} = V_{gs} - V_{th} \qquad \theta = \frac{1}{E_{sat}L}$$
$$E_{sat} \square 1V / \mu m$$
for  $L \square 0.35 \mu m - 0.18 \mu m$ 

IIP3 is independent of W

$$V_{\mu P3,LNA}^{2}\left(V^{2}\right) = \frac{16}{3} \frac{P_{\rho}^{2}}{P_{\rho}^{2} \theta^{2}} \left(2 + \rho\right) \left(1 + \frac{1}{\rho}\right)^{3}$$
(13)

$$\rho = \theta V_{eff} \quad P_o = \frac{3}{2} \frac{V_{sat} E_{sat}}{\omega_o R_s} V_{DD}$$

Effect of  $R_L$  on input match: We ignored the effect of load impedance on input impedance in previous derivations. It can be shown that [13]

$$Z_{IN} = \frac{1}{jC_{GS}\omega} + jL_S\omega + \frac{r_o}{r_o + R_L + jL_S\omega} [L_S\omega_S + \frac{(L_S\omega)}{r_o}]^{(14)}$$
$$\approx \frac{1}{jC_{GS}\omega} + jL_S\omega + \frac{r_o}{r_o + R_L} [L_Sw_r]$$

 $R_L$  can be large and it can drop the real part of the input impedance when we use resonators at output. Notice that the output impedance influenced the input impedance even in the absence of  $C_gd$ 

#### **Design Recipe for Inductive degenerated of LNA:**

Step1: Choose Q<sub>L</sub> for optimal[13]

$$NF \Rightarrow C_{gs} \Rightarrow Width(W)$$
$$\left(Q_L = \frac{1}{\omega_o R_s C_{cs}}\right)$$

Step2: Determine the current  $I_d$  from power budget. Step3: From W &  $I_d \Rightarrow$ Width(W) Step4: From  $g_m$  and  $V_{eff} \Rightarrow \omega_T$  and  $F_{min}$ Step5: Select  $L_s$  and  $L_g$  for the input network

$$L_{s} = \frac{R_{s}}{\omega_{T}} L_{g} = \left(\frac{1}{\omega_{0}^{2} C_{gs}}\right) - L_{s}$$

**Design Recipe Iterations:** If NF is not low enough, increase  $\omega_T$  by increasing  $I_d$ (with fixed device size) and for a fixed current density, increasing Q will reduce device size thus reduce total power and hence NF will increase. If the Linearity does not meet, reduce Q, burn more current and apply proper linearization techniques. If we need to increase gain, choose larger  $Q_L$ , Larger  $g_m$  and larger Load ( $Z_L$ ) [13][2].

| II.                 | . Simulation Result Analysis |                      |  |
|---------------------|------------------------------|----------------------|--|
|                     | Calculated                   | Simulated            |  |
| $M_1$               | 110 μ <i>m</i> /0.18         | 110 µm/0.18          |  |
| $M_2$               | 110 μ <i>m</i> /0.18         | 110 μ <i>m</i> /0.18 |  |
| Lg                  | 31nH                         | 20nH                 |  |
| Ls                  | 0.14nH                       | 0.28nH               |  |
| Id                  | 9mA                          | 8.6mA                |  |
| ZL                  | 2.4 ω                        | 26 ω                 |  |
| TABLE-1. PARAMETERS |                              |                      |  |

|                      | Specs  | Simulation |  |
|----------------------|--------|------------|--|
| Frequency            | 2.4Ghz | 2.4Ghz     |  |
| S <sub>11</sub>      | -10dB  | - 32 dB    |  |
| S <sub>21</sub>      | 16 dB  | 15.7dB     |  |
| NF                   | 2dB    | ≈ 0.62dB   |  |
| IIP3                 | 10dBm  | -6.85dBm   |  |
| Current              | 10mA   | 8.6mA      |  |
| Supply               | 1.8V   | 1.8V       |  |
| TABLE-2. PERFORMANCE |        |            |  |

The design was simulated using the ADS and also cadence tools provided for the 18µmRF CMOS process. The following graphs shows S21,S11, noise figure, IIP3, stability factor of inductive degenerated LNA





Fig 8(a)S11 parameters(b)noise figure and (c)S21 parameters.

## III. Conclusion

The design of receiver supporting 4G wireless applications in all bands presents many challenges. Some of the characteristics of the receivers are multi band multi standard operation, MIMO support, low power and low cost. By applying mathematical descriptions for key performance parameters of LNA is required 4G front ends. This paper has presented the design of gain S21 16dB with a noise figure 2dB while drawing 10mW power from 1.8 volts supply by using inductive coupled degenerated LNA topology. A lesson learned in this design is the importance of intuitive understanding of resonance and circuit theory when designing LNAs using wireless telemetry telecommand system and also for wireless sensor network.

#### References

- B. Razavi, "CMOS technology characterization for analog and RF design, "IEEE J. Solid-State Circuits, vol.34, pp.268276, Mar,1999.
- [2] T.H. Lee, "5-GHz CMOS low noise amplifier", IEEE Journal of Solid State Circuits, Vol.32, May, 1997.
- [3] D. Shaeffer, T. Lee, "A 1.5V, 1.5 GHz CMOS low noise amplifier", IEEE Journal of Solid State Circuits, Vol.32, May 1997.
- [4] N.H. Noh, and T.Z.A, Zulkifli "Comparative Studies of the folded Cascode, Current-reuse and the PCSNIM LNA Topologies for W-CDMA Direct Conversion Receiver" in proceedings of the international conference on Robotics Visio, information and signal processing Rovisp 2007 Penong, Malsia, November, 2007.
- [5] Paul, Wester "Recent Trends in CMOS LOW Noise Amplifiers" IEEE ECE 1371, Analog Electronics-II
- [6] Maximum Dalls Semi conducter "Trippe/Dual/Single-Mode CDMA, LNA/Mixers application note"
- P. Litmanuen, P.IK Aluniern, K. Haloven "A 20HHz Submicron CMOS LNA and down conversion mixer" Texus instruments Inc. R.F. Wireless Design 1998 IEEE.
- [8] P.R. Gray, P.J. Harst, S.H. Lewis, and R.G Mayor, "Analysis and design of analog integrated circuits", version 4th Edn., Newyork, wielly 2001. pp 762-802.
- [9] A 2.4 GHz LNA is 0.18/micron CMOS Technology "International Conference on VLSI communicationandInstrumentation ICUCI 2011 Proceedings published by International Journal of Computer Applications (IJCA).
- [10] PTM Website (online available (Transistors) http://ptm:asu.edu/
- [11] T.Lee, "The design of radio frequency integrated circuits " second edition, cambridge 1998.
- [12] Agilent Technologies, Web.http://prphotos.tm.agilent.com/2010/03sepem10109/index.html
- [13] ECEN 665 (ESS) "RF Communication Circuits and Systems"
- [14] D.K. Shaeffer, T.H. Lee, "A 1.5V 1.5GHz CMOS Low Noise Amplifier", JSSC, Vol. 32, No. 5. May 1997