# Efficient and optimized design of Synchronous buck converter with feedback compensation in 130nm technology

<sup>1</sup>Er.Preeti Budhiraja, <sup>2</sup>Prof.Rachna Manchanda

<sup>1,2</sup>Chandigarh group of colleges Landran, Mohali, India

**Abstract:** A voltage regulator is a electronic circuit that maintains a constant output voltage irrespective of change in load current. With the rapid increase in circuit complexity and improved technology a more severe requirement for accurate and fast regulation is desired. This has led to need for new and more reliable design of buck converters. The buck converter inputs an unregulated dc voltage input and outputs a constant or regulated voltage. This paper discusses about efficient design of buck Converter with type 3 compensator and also gives detailed analysis on stability, steady state analysis, output ripple and Power efficiency. For investigating stability Mat-lab tool is used and system level simulation has been carried out with Cadence-P spice. With input voltage of 3 V and Output Voltage of 1.5V with variations in load current from 100mA-500mA, optimum efficiency of 93 % is obtained using 130nm CMOS Technology **Index Terms:** Pwm,Mosfet,regulation, ripple

## I. Introduction

As modern digital devices are capable of operating at increasingly lower voltages ( $\approx$ 1V), it has become standard to convert higher system rail voltages to low voltages at close proximity to the load. This allows for lower conduction loss through the system rails since currents will be significantly lower than the device load current. Thus, DC-DC "step-down" converters are required for this application. As implied, step-down converters convert a higher DC voltage to a lower DC voltage. For microprocessor applications (either central processing units (CPU) or graphic processing units (GPU)), these converters are often referred to as a voltage regulator modules (VRM). VRMs are responsible for converting a DC voltage (typically 12V) provided by an AC-DC rectifier (often referred to as the "silver box") to a much lower DC voltage (typically 0.8V-1.5V) to supply the microprocessor. While there exist a large variety of DC-DC converters that could perform such a task, the synchronous Buck converter is usually employed due to its relative simplicity and low cost.[1][8]

# II. Types of buck converter

There are basic two types of regulator-Linear regulator and Switching Regulator.

**Linear regulator** is a type of power supply which instead of using switches, employs voltage divider network for adjusting output voltage.



Figure.1 Linear regulator

**Switching-mode power supply** which is also called as switching-mode DC to DC converter is a type of power supply which uses switches (usually in the form of transistor) and low loss components such as inductors, capacitors and transformers for regulating output voltage. MOSFET is used as a power switch in SMPS for stabilizing output voltage. The switches are not conducted continuously and they operate under specific frequency, therefore they are useful for conservation of battery life and reduction of the power loss in the circuit.[2]



Figure.2 switching regulator

### III. Buck Converter

Buck converter is a type of switching-mode power supply which is used for stepping-down DC voltage level. Switch controller block and power block are two main parts of buck converter's circuit. It can operate in Continuous Conduction Mode or in Discontinuous Conduction Mode, depending on the waveform of the inductor current [1]. Voltage Mode Control and Current Mode Control are two main methods to control switching. Both of these two methods can be applied with either PWM (Pulse width modulation) or PFM (pulse frequency modulation) techniques.[3][4]



Figure.3 Buck Converter

A.) Design equations of Filter





The transfer function is calculated according to the equation

$$Gain_{LC} = \frac{Vout}{V_A} = \frac{\frac{1}{sC} + R_c}{R_L + sL + \frac{1}{sC} + R_c} = \frac{1 + sR_cC}{1 + s(R_L + R_c) + s^2LC}$$
$$F_{Z(R_cC)} = \frac{1}{2\pi R_cC}$$
$$F_{P(LC)} = \frac{1}{2\pi\sqrt{LC}}$$

# IV. Feedback Compensation

A) Why Compensation is required:-

Basically, an open-loop DC-DC converter cannot regulate its output voltage due to varies in input voltage or changes at load. Compensator is used to overcome these problems so that the converter will produces a stable output voltage.[10]

The compensator block is responsible for providing sufficient gain to make the output voltage very nearly equal to the reference voltage (times a constant) and sufficient phase margin so that the output voltage doesn't ring or oscillate in response to a load step.

B) Problems in Open Loop:-

B.1) Unstable Output Voltage

Basically, an open loop DC-DC converter cannot regulate its output voltage due to varies in input voltages or change at load.

### B.2) Instability System

Too much or less phase margin an open loop DC-DC converter will cause the output voltage to respond too slowly to a load step, thus contribute instability condition of the system.

### B.3) High Ripple and Harmonic Problem

Ripple and Harmonics that produced in open loop DC-DC converter also high thus contribute reduced in the output efficiency.

### C) Types of Compensator:-

The ideal Bode plot for the compensated system would be a gain that rolls off at a slope of -20dB/decade, crossing 0db at the desired bandwidth and a phase margin greater than 45 Degree for all frequencies below the 0dB.

### C.1) Type I Compensation-

A Type–I compensation network provides a single pole at the origin and the gain rolls off at -20 dB/decade (-1 slope) forever, crossing unity gain at the frequency where the reactance of C<sub>1</sub> is equal in magnitude to the resistance of R<sub>1</sub>

Type-I compensation network is used for systems where the phase shift of the modulator is minimal.



Figure.5 Type I Compensation

C.2) Type II compensation-

The compensation network of Type 2 offers improved buck converter transient response when the converter is subject to output load changes, as opposed to the slow response of the Type–I compensation network.



Figure.6 Type II Compensation

C.3 Type III Compensation-

The compensation network of Type III can give superior transient response. In this circuit, the network provides a pole at the origin with two zero-pole pairs.



Figure.7 Type III Compensation

C.4) Why Type III Compensator for Buck regulator-

Type II compensators are widely used in the control loops for power converters. However, there are cases where the phase lag of a power converter can approach 180 degrees, while the maximal phase from a type II compensator at any frequencies is at most zero degree. Thus in these cases, the type II compensator cannot provide enough phase margin to keep the loop stable, and this is where a type III compensator is needed.

A type III compensator can have a phase plot going above zero degree at some frequencies, and therefore it can provide the required phase boost to maintain a reasonable phase margin.

C.5) Transfer function-



Figure.8 Type III Compensation

$$H(s) = -\frac{(1+sR3C2)(1+s(R1+R4)C3)}{sR1(C2+C1)(1+sR3(\frac{C2C1}{C2+C1}))(1+sR4C3)}$$

C.6) Design equations for Type III Compensator-

1. Cut of frequency

$$F_{0=} \frac{F_{SW}}{2}$$

2. Frequency of poles

$$F_{p(R3C1)} = \frac{1}{2\pi R3C1}$$

 $F_{p(R_{1}C_{2})}=0$ 

$$F_{p(R4C3)} = \frac{1}{2\pi R4C3}$$

$$F_{P(R4C3)} = F_0 \sqrt{\frac{1 - \sin(\theta)}{1 + \sin(\theta)}}$$

3. Frequency of Zeros-

$$F_{Z(R1R4C3)} = \frac{1}{2\pi(R1 + R4)C3}$$

 $F_{Z(R \Im C 2)} = \frac{1}{2\Pi r \Im C 2}$ 

$$F_{Z(R1R4C3)} = F_0 \sqrt{\frac{1 - \sin(\theta)}{1 + \sin(\theta)}}$$

$$F_{Z(R3C2)} = F_{\underline{Z}(R1R4C3)}$$

4. Main parameters-

$$C1 = \frac{1}{2\pi R^{3} F_{P(R3C1)}}$$

$$C2 = \frac{1}{2\pi R^{3} F_{Z(R3C2)}}$$

$$R4 = \frac{1}{2\pi C^{3} F_{P(R4C3)}}$$

$$R1 = \frac{1}{2\pi C^{3} F_{Z(R1R4C3)}} - R4$$

$$R2 = \frac{R1V_{REF}}{V_{OUT-V_{REF}}}$$

Based on the above formulae, following values has been calculated.

| Table. T Design parameters |         |  |  |  |  |
|----------------------------|---------|--|--|--|--|
| PARAMETER                  | VALUE   |  |  |  |  |
| Fo                         | 50KHZ   |  |  |  |  |
| $F_{Z(R_dC)}$              | 15.9Mhz |  |  |  |  |
| F <sub>P(LC)</sub>         | 20Khz   |  |  |  |  |
| FZ(R1R4C2)                 | 9Khz    |  |  |  |  |
| F <sub>Z(R3C2)</sub>       | 4.5Khz  |  |  |  |  |
| Fp(R3C1)                   | 150Khz  |  |  |  |  |
| Fp(R4C2)                   | 284Khz  |  |  |  |  |
| C1                         | 132pF   |  |  |  |  |
| C2                         | 4.4nF   |  |  |  |  |
| C3                         | 1nF     |  |  |  |  |
| R1                         | 18.23kΩ |  |  |  |  |
| R2                         | 126Ω    |  |  |  |  |
| R3                         | 7.8ΚΩ   |  |  |  |  |
| R4                         | 280Ω    |  |  |  |  |

Table.1 Design parameters

# V. Power Stage Components

The following parameters are needed to calculate the power stage:

- 1.) Maximum switch current
- 2.) Inductor selection
- 3.) Capacitor selection
- 4.) Rectifier diode selection
- 5.) MOSFET selection
- 6.) Duty cycle

## VI. Results and discussions

Buck converter for portable applications has been designed with input voltage of 3 volts and desired output voltage is 1.5 v with switching frequency of 300khz.

System level simulation has been carried out with Cadence P-spice in 0.30um technology and stability of buck converter with type III compensation has been investigated by Mat Lab tool, ,phase margin for buck converter has been observed approximately 60deg which is best to ensure stability of buck converter. After calculating power losses in terms of conduction, switching, and others, optimum efficiency of design is 93 %.

### A.)Design specification & Output Table

This table defines all the parameters which are used to simulate the design

#### B.) Stability measure-

For above parameters calculated and defined stability of buck design has been verified with compensation and without compensation and it is observed that phase margin of design is approximate to 53 deg which shows that design is quite stable under load and ripple variations.

| Tuble:2 Design speethedulons |                                           |             |  |  |  |  |  |  |
|------------------------------|-------------------------------------------|-------------|--|--|--|--|--|--|
| S.no                         | Parameter                                 | Value       |  |  |  |  |  |  |
| 1                            | Vin                                       | 3 V         |  |  |  |  |  |  |
| 2                            | V out                                     | 1.4-1.6 V   |  |  |  |  |  |  |
| 3                            | Switching Inductor                        | 10 u H      |  |  |  |  |  |  |
| 4                            | Output Capacitor                          | 4.7uF       |  |  |  |  |  |  |
| 5                            | Inductor DC Resistance                    | 5m ohm      |  |  |  |  |  |  |
| 6                            | Capacitor Equivalent Series<br>Resistance | 2mohm       |  |  |  |  |  |  |
| 7                            | Switching frequency                       | 300Khz      |  |  |  |  |  |  |
| S                            | Reference Voltage                         | 1.4V        |  |  |  |  |  |  |
| 9                            | Inductor Current Limit                    | 2A          |  |  |  |  |  |  |
| 10                           | Output Voltage Ripple                     | 0.75-1%(PP) |  |  |  |  |  |  |
| 11                           | Peak Rush in Current                      | S00mA       |  |  |  |  |  |  |
| 12                           | Peak Rush in Voltage                      | 1.8 V       |  |  |  |  |  |  |
| 13                           | Maximum Capacitor<br>Current              | 60-120mA    |  |  |  |  |  |  |
| 14                           | Steady State Voltage                      | 1.48V       |  |  |  |  |  |  |
| 15                           | Steady state Time                         | 90us        |  |  |  |  |  |  |
| 16                           | Average Current                           | 200mA       |  |  |  |  |  |  |
| 17                           | Power Losses                              | 0.24W       |  |  |  |  |  |  |
| 18                           | Synchronous Rectification<br>Efficiency   | 92.6 %      |  |  |  |  |  |  |





Figure.8 Bode Plot of Open Loop Converter



Figure.9 Bode Plot of Compensator



Figure.10 Bode Plot of Buck Converter

- C.) Designs and Simulations-
- C.1).Simple buck converter-



Figure.11 Simple Buck Converter design

# C.2) Our design



Figure.12 Proposed Buck Converter design

# C.3) Simulations-



Figure.15 Output Voltage



Figure.18 Output Voltage Ripple Peak to Peak (1VPP)







Figure.20 Dependency Of Continuous Conduction Current on output Ripple (decreases)



Figure.21 Current Through Capacitor



Figure.22 Peak current with ESR in series with capacitor

C.4) Observations

C.4.1)Effect of Load Variations on Efficiency-

The efficiency of the synchronous buck converter design with respect to load current is shown. The efficiency ranges from 80.8% to 92.7% at different loads.

| S. No                      | Load(mA) | Efficiency |  |  |  |
|----------------------------|----------|------------|--|--|--|
| 1                          | 100      | 92.7%      |  |  |  |
| 2                          | 200      | 89.8%      |  |  |  |
| 3                          | 300      | 86.4%      |  |  |  |
| 4                          | 400      | 83.5%      |  |  |  |
| 5                          | 500      | 80.8%      |  |  |  |
| Table 3 Efficiency vs Load |          |            |  |  |  |

C.4.2) Effect of Load Variations on Output voltage ripple Figure shows change of ripple in accordance with load a temperature-Nominal 27 Degree.

| S. No | I (load) | Output Voltage ripple |
|-------|----------|-----------------------|
| 1     | 100 mA   | 16.24mV               |
| 2     | 200 mA   | 14.97mV               |
| 3     | 300mA    | 13.20mV               |
| 4     | 400mA    | 12.10mV               |
| 5     | 500 mA   | 11.02mV               |

Table.4 Ripple vs. Load



Figure.23 variations of ripple with load of 100mA at 27 deg

| C4.3.Effect of Load Var | iations on Outpu | t Current ripple |                       |
|-------------------------|------------------|------------------|-----------------------|
|                         | S. No            | I(load)          | Inductor Peak to Peak |
|                         |                  |                  | current (mA)          |
|                         | 1                | 100 mA           | 200mA                 |
|                         | 2                | 200 mA           | 182.7mA               |
|                         | 3                | 300mA            | 171.8mA               |
|                         | 4                | 400mA            | 162.0mA               |
|                         | 5                | 500 mA           | 148.4mA               |

|    | 500 mA                | 14          |
|----|-----------------------|-------------|
| Ta | able.5 Inductor curre | nt vs. Load |

| Table 6 compa    | res the  | performance     | of the   | proposed   | converter    | with  | previous | works.    | The proposed | converter |
|------------------|----------|-----------------|----------|------------|--------------|-------|----------|-----------|--------------|-----------|
| features the wid | est load | d current range | e, while | maintain a | a high effic | iency | over the | entire lo | ad region.   |           |

| <b>D</b>                  |           | D. 61      | D 60             | D (2      | D. 64  |
|---------------------------|-----------|------------|------------------|-----------|--------|
| Parameter                 | This work | Ref.1      | Ref.2            | Ref.3     | Ref.4  |
| Technology(nm)            | 130nm     | 450nm      | 350nm            | 350nm     | 350nm  |
| Input Voltage(V)          | 3         | 3.3        | 1.8              | 3         | 5      |
| Output Voltage            | 1.5       | 2.9        | 1.2              | 1.65      | >1     |
| Switching freq.           | 300khz    | 1MHz       | 1.5Mhz           | 1Mhz      | 0.6Mhz |
| Load Range(mA)            | 100 - 500 | 0.1 - 1000 | 0.5-100          | 0.1 - 500 | < 460  |
| Efficiency (%)            | 93        | 79 – 91    | <87.2            | 85 - 90   | < 95   |
| Output Voltage ripple(mV) | < 20      | < 41       | Not<br>Mentioned | < 35      | < 36   |

**Table.6** Comparison Between Previous Works

### VII. Conclusion

An efficient synchronous buck DC–DC converter which Includes PWM is presented. With a mode controller, the converter dynamically adjusts its work mode according to the load current varying condition. and Type III compensation is used by the converter to improve the load capability. The system level simulations has been carried out under a standard 130nm CMOS technology. In a load range between 100-500 mA, the efficiency could achieve 85%–93%.

### References

- [1]. Bandyopadhyay S, Ramadass Y K, Chandrakasan A P. 20 uA to 100 mA DC-DC converter with 2.8–4.2 V battery supply for portable application. IEEE J Solid-State Circuits, 2011, 46(12): 2807
- [2]. Huang H W, Chen K H, Kuo S Y. Dithering skip modulation, width and dead time controllers in highly efficient DC-DC converters for system-on-chip applications. IEEE J Solid-State Circuits, 2007, 42(11): 2451
- [3]. Liou W R, Yeh M L, Kuo Y L. A high efficiency dual-mode buck converter IC for portable applications. IEEE Trans Power Electron, 2008, 23(2): 667.
- [4]. Jinwen Xiao, Angel Peterchev, Jianhui, Seth Sanders, "An Ultra-Low-Power Digitally-Controlled Buck Converter IC for Cellular Phone Applications", Applied Power Electronics Conference and Exposition, 2004. Nineteenth Annual IEEE, Volume 1, Issue, 2004 Page(s): 383 - 391 Vol.1
- [5]. Chin Chang, "Robust Control of DC-DC Converters: The Buck Converter", Power Electronics Specialists Conference, 1995. 26th Annual IEEE Volume 2, Issue, 18-22 Jun 1995 Page(s):1094 - 1097 vol.2
- [6]. Mika Sippola and Raimo Sepponen, "DC/DC Converter technology for distributed telecom and microprocessor power systems a literature review", Helsinki University of Technology Applied Electronics Laboratory, Series E: Electronic Publications E 3, 2002
- [7]. Chang, C., "Mixed Voltage/Current Mode Control of PWM Synchronous Buck Converter", Power Electronics and Motion Control Conference, 2004. IPEMC 2004. The 4th International, Publication Date: 14-16 Aug. 2004, Volume: 3, On page(s): 1136-1139 Vol.3
- [8]. G. Belverde, C. Guastella, M. Melito and S. Musumeci, R. Pagano, A. Raciti, "Advanced Characterization of Low-Voltage PowerMOSFETs in Synchronous-RectifierBuck-Converter Applications"
- [9]. Stradale Primosole, 50 95121-Catania, Italy pages(1802-1809))© 2003 IEEE
- [10]. Ned Mohan, Tore M. Undeland, William P. Robbins, "Power Electronics: Converters, Applications, and Design", 3<sup>rd</sup> Edition, Wiley
- [11]. B. J. Baliga, "Modern Power Devices", New York: Wiley, 1987.
- [12]. <u>http://powerelectronics.com</u>
- [13]. http://powerelectronics.com/mag/power\_buck\_converter\_losses/index.html