# VLSI Implementation of Area Efficient Fast Parallel Fir Digital Filters Based On Fast Fir Algorithm

S.Gopalakrishnan<sup>1</sup>, Dr.K.R.Valluvan<sup>2</sup>,

Assistant Professor, Department of ECE, Shree Venkateshwara Hi-Tech Engineering College, Erode, India<sup>1</sup>. Professor & Head, Department of ECE, Velalar college of Engineering and Technology, Erode, India<sup>2</sup>.

**Abstract:** This paper proposes new parallel fir structures to reduce the hardware complexity of higher order Finite Impulse Response (FIR) filter with symmetric coefficients based on Fast FIR Algorithms (FFAs). The objective is to design an area-efficient Fast Parallel Finite-Impulse Response (FIR) filter structure which constraint that the filter taps must be a multiple of 2 or 3. In this brief discussed for three parallel FIR Filter implementation based on recursively using proposed 2 parallel FIR Structure. It exploits the inherent nature of Symmetric co-efficient reducing the number of Multipliers in further. The parallel FIR filter structure based on proposed FFA techniques has been implemented based on Modified carry save adder (MCSA) for further enhancement. The reduction in hardware complexity is achieved by eliminating the bulky multiplier with an adder namely MCSA. Overall, the proposed parallel FIR structures, particularly when the length of the filter is very large.

**Keywords:** Symmetric Filter; Polyphase decomposed Fast Finite Impulse Response (FIR) Algorithm (FFA); Common Sub expression Elimination (CSE); Level Constrained Common Sub expression Elimination (LCCSE) Parallel FIR symmetric convolution; Very Large Scale Integration (VLSI); FFA technique.

## I. Introduction

The vital area of research in VLSI System Design is the area-efficient high-speed data path logic systems. Digital Filters are one of the most widely used fundamental devices in DSP systems, ranging from explosive growth in multimedia signal processing to wireless mobile communications. FIR filters are used in high frequency applications, like as multimedia signal processing, whereas some other applications require high throughput with a low-power circuit such as Multiple Input Multiple Output (MIMO) systems used in cellular wireless communications. A higher order digital filter is used video ghost canceller for broadcast television, it reducing the effect of multipath signal echoes. So higher order digital filter is unavoidable.

Area complexity is optimized by reducing bulky multipliers from (2N - N/L) to L x N using the FFA technique. The Iterated Short Convolution (ISC) based linear convolution structure is transposed to obtain a new hardware efficient. i.e., Small-sized filtering structures recursively used to constructed large filters in [6]-[10].

This paper is organized as follows. A brief introduction of existing FFAs is shown in Section II. In Section III, the proposed new parallel FIR filter structures are presented. Section IV investigates the complexity analysis of an existing with proposed structures. In Section V, the description of hardware implementation and the experimental results are shown. Finally, section VII describes the conclusions and future work.

#### I. Fast FIR Algorithm (FFA)

In general the output of an n-tap FIR filter which can be expressed as in (1)

where the input  $\{x(n)\}\$  is an infinite-length input sequence of the length N FIR filter coefficients. Then, the traditional L-Parallel FIR filter can be expressed from polyphase decomposition as in [3].

$$\begin{array}{c} L-1 \\ \sum\limits_{i=0}^{L-1} Y_{p}(z^{L}). \ z^{-p} = \sum\limits_{q=0}^{L-1} X_{q}(z^{L})z^{-q} \\ q=0 \\ \infty \\ \text{Where } X_{q} = \sum\limits_{q=0}^{\infty} z^{-k} x (L_{k}+q), \quad H_{r} = \sum\limits_{r=0}^{N/L} z^{-k} X(L_{k}+r), \quad Y_{p} = \sum\limits_{r=0}^{\infty} z^{-k} X(L_{k}+p) \text{ for } p,q,r = 0,1,2,\dots,L-1. \end{array}$$

k=0 k=0 k=0From the above equation shows that the traditional FIR filter will require L<sup>2</sup> Subfilter blocks of length N/L for its implementation.

#### (1).Existing 2x2 FFA (Level of parallelism, L = 2):

By using equation (2) a two parallel FIR filter can be described as,  $Y_0 + z^{-1}Y_1 = (H_0 + z^{-1} H_1) (X_0 + z^{-1} X_1) = H_0 X_0 + z^{-1} (H_0 X_1 + H_1 X_0) + z^{-2} X_1 H_1$  .....(3) After simplifying this can be,

Equation (3) and (4) shows the traditional two-parallel filter structure, which will require four length-N/2 FIR sub filter blocks, two post processing adders, and totally 2N multipliers and (2 N - 2) adders. However, (4) can be written as,

$$\begin{split} Y_0 &= H_0 X_0 + z^{-2} \, X_1 H_1 \\ Y_1 &= (H_0 + H_1) \, \left( X_0 + X_1 \right) - H_0 X_0 - H_1 X_1 \quad \mbox{.} \end{split}$$

This above equation (5) will take three FIR sub filter blocks of length N/2, one preprocessing and three post processing adders, and 3N/2 multipliers and 3(N/2 - 1) + 4 adders, which reduces approximately one forth over the traditional two-parallel filter hardware cost from the equation (4). The Two-parallel (L=2) FIR filter implementation using obtained from (5) is shown in Fig.1.



Fig. 1: Existing FFA for Two-parallel FIR filter implementation

#### (2).Existing 3x3 FFA (Level of parallelism, L = 3):

By the similar approach, a three- Parallel FIR filter using FFA can be described as,

$$\begin{aligned} Y_0 &= H_0 X_0 - z^{-3} X_2 H_2 + z^{-3} [(H_0 + H_1) (X_0 + X_1) - H_1 X_1] \\ Y_1 &= [(H_0 + H_1) (X_0 + X_1) - H_1 X_1] - (H_0 X_{0-} z^{-3} X_2 H_2) \\ \mathbf{Y}_2 &= [(H_0 + H_1 + H) (X_0 + X_1 + X_2)] - [(H_0 + H_1) (X_0 + X_1) - H_1 X_1] - [(H_1 + H_2) (X_1 + X_2) - H_1 X_1] \end{aligned}$$
(6)

This above equation (5) will take six length N/3FIR sub filter blocks, three preprocessing and seven post processing adders, and N multipliers and 2N + 4 adders, which further reduces approximately one third over the traditional three-parallel filter hardware cost from the equation(6). The Three-parallel (L=3) FIR filter implementation using obtained from (6) is shown in Fig.2



## Fig. 2: Existing FFA for Three-parallel FIR filter implementation II. Proposed New parallel structures Based on Fast FIR Algorithm

The Main idea behind the proposed structure is based on Fast FIR Algorithm which utilizes the symmetric co-efficient, manipulating the poly phase decomposition to earn as many sub filter blocks as possible. The sub filter blocks containing symmetric coefficients, so the required number of multiplications is reduced to half in a single Sub filter block. It can be recursively used for the whole taps.

## (1).Proposed 2x2 FFA (Level of parallelism, L = 2):

From (4), a two – parallel FIR Filter can also be written as,

 $Y_{0} = \{ 1/2 [(H0 + H_{1}) (X_{0} + X_{1}) + (H0 - H_{1}) (X_{0} - X_{1})] - H_{1} X_{1} \} + z^{-2} H_{1} X_{1}$  $Y_{1} = 1/2 [(H0 + H_{1}) (X0 - X_{1}) - (H0 - H_{1}) (X_{0} - X_{1})] \dots (7)$ 

This above equation (7) comes to a set of even symmetric coefficients, which can earn one more sub filter block containing symmetric coefficients than (5), from the existing FFA parallel FIR Filter. The Proposed Two-parallel (L=2) FIR filter implementation using obtained from (7) is shown in Fig.3.



Fig. 3: Proposed FFA for Two-parallel FIR filter

For an example Consider a 16 – tap FIR Filter with a set of symmetric coefficients applying to the proposed two-Parallel FIR filter as follows,

{h(0),h(1),h(2),h(3),h(4),h(5),h(6),h(7),

 $h(8),h(9),h(10),h(11),h(12),h(13),h(14),h(15)\}$ where h(0) = h(15), h(1) = h(14), h(2) = h(13), h(3) = h(12), h(4) = h(11), h(5) = h(10), h(6) = h(9), h(7) = h(8),applying to the proposed two parallel FIR Filter structure, and the top two sub filter blocks will be as,

From this example, the proposed two parallel FIR Filter structure having two sub filter blocks out of three. i.e.,  $\mathbf{H}_0 + \mathbf{H}_1$  and  $\mathbf{H}_0 - \mathbf{H}_1$  these two sub filter blocks are with symmetric coefficients now, as per equation (8). The sub filter block is realized in fig.4.



## Fig. 4: Sub filter implementation with symmetric coefficients (2). Proposed 3x3 FFA (Level of parallelism, L = 3):

By the similar approach of (7), a three-parallel FIR Filter can also be expressed by recursively using the proposed 2x2 FFA.

$$\begin{split} Y_{0} &= \frac{1}{2} \left[ (H0 + H_{1}) (X_{0} + X_{1}) + (H0 - H_{1}) (X_{0} - X_{1}) \right] - H_{1} X_{1} + z^{-3} \left\{ (H_{0} + H_{1} + H_{2}) (X_{0} + X_{1} + X_{2}) \right. \\ &- (H0 + H_{1}) (X_{0} + X_{1}) - \frac{1}{2} \left[ (H0 + H_{1}) (X_{0} + X_{1}) + (H0 - H_{1}) (X_{0} - X_{1}) \right] - H_{1} X1 \right\} \\ Y_{1} &= \frac{1}{2} \left[ (H0 + H_{1}) (X_{0} + X_{1}) - (H0 - H_{1}) (X_{0} - X_{1}) \right] + z^{-3} \left\{ (H_{0} + H_{2}) (X_{0} + X_{2}) - (H0 - H_{2}) (X_{0} - X_{2}) - \frac{1}{2} \left[ (H_{0} + H_{1}) (X_{0} + X_{1}) + (H0 - H_{1}) (X_{0} - X_{1}) \right] - H_{1} X_{1} \right\} \\ Y_{2} &= \frac{1}{2} \left\{ \left[ (H0 + H_{2}) (X_{0} + X_{2}) - (H0 - H_{2}) (X_{0} - X_{2}) \right] \right\} + H_{1} X_{1} \dots \dots \dots (9) \end{split}$$

This above equation (9) comes to a set of even symmetric coefficients, which can earn four sub filter blocks containing symmetric coefficients from the total of six sub filter blocks in the existing 3x3 parallel FFA Structure, The Proposed Three-parallel (L=3) FIR filter implementation using obtained from (9) is shown in Fig.5.



Fig. 5: Proposed FFA for Three-parallel FIR filter



Fig. 6: Comparison of Sub filter blocks between existing FFA and the Proposed FFA for Three-parallel FIR filter Structures

From the above figure 6. The shadow region in the proposed FFA stands for symmetric coefficients. Therefore, for an N-tap three –parallel FIR Filter, the

Proposed structure can earn N/3 multipliers from the existing FFA structure. However, this proposed three-parallel FIR structure also brings on overhead of seven additional adders in both preprocessing and post processing adders.

#### (3). Proposed Cascading FFA (Based on Symmetric coefficients)

The larger block-sized filtering structures can be constructed through iterations of the small-sized filtering structures. The proposed parallel Cascading FFA structure enables the reuse of multipliers in parts of the sub-filter blocks but it also brings more adder cost in preprocessing and post processing blocks. When cascading the proposed FFA parallel FIR structures for larger parallel block factor L, the increase of adders can become larger. Due to this other than applying the proposed FFA structure to all decomposed sub filter block blocks, the existing FFA structures which have more compact operations in pre processing and post processing blocks are employed for those sub-filter blocks that contain no symmetric coefficients.

Whereas the proposed FIR filters structures are still applied to the rest of sub-filter blocks with symmetric coefficients. Figure 7 shows an illustration of comparison of sub filter blocks between existing and proposed FFA four – parallel FIR Filter Structures using Cascaded FFA. The shadow region in the proposed FFA stands for symmetric coefficients.



Fig. 7 (a): Sub filter Section of Proposed FFA for Proposed Four-parallel FIR filter using Cascading approach





Fig. 7 (b): Sub filter Section of existing FFA for Four-parallel FIR filter using Cascading approach

Fig. 8: Proposed FFA for Four-parallel FIR filter

## (4).Proposed Canonical Sign Digit Representation (for Constant Symmetric coefficients multiplication)

The canonical signed digit (CSD) representation is one of the existing signed digit (SD) representations with unique features which make it useful in certain DSP applications focusing on low-power, efficient-area and high-speed arithmetic.



## Fig.9: Hardware Architecture of Binary to CSD Conversion

The CSD code is alternary number system with the digit set  $\{1 \ 0 \ 1\}$ , where  $\overline{1}$  stands for 1. Given a constant, the corresponding CSD representation is unique and has two main properties: (1) the number of nonzero digits is minimal ,and (2) no two consecutive digits are both non zero, that is, two non zero digits are not adjacent. The first property implies a minimal Hamming weight, which leads to a reduction in the number of additions in arithmetic operations. The second property provides its uniqueness characteristic.

For a constant CSD representation has proven to be useful for the design and implementation of digital filters such as the area-efficient program-mable FIR digital filter architecture in Chebyshev FIR filter can be design with some constrains in terms of hardware and frequency domain. Figure. 7 Shown the proposed CSD

conversion from its equivalent binary number. An efficient implementation for CSD conversion is shown in Fig.8. The fast implementation of a CSD recoding is based on the binary associative property. This is developed for their prefix adders.

## (5). Design of Multiplier and Adder Blocks

Finite-impulse response (FIR) digital filters are widely employed in digital signal processing due to their stability and linear-phase property. The FIR filter consists of many constant multiplications, in past have decomposed the multiplications into simple operations such as addition, subtraction and shift and have tried to share as many partial sums as possible to reduce the hardware complexity. As shown in Figure 8, all coefficients are considered as a whole to design all the Constant multiplications into a hardware block called a multiplier block.

There are two metrics that are important in the design and comparison of digital FIR filters. The first one is the adder cost, which is the number of adders required to implement a given set of filter coefficients, and the second is the adder step, which is the number of adders passing through the critical path. Many algorithms have been proposed to reduce the adder cost and adder step, which can be categorized into two groups: 1) dependence-graph and 2) common sub expression elimination (CSE) algorithms. Since the FIR filter consists of many constant multiplications, earlier works have decomposed the multiplications into simple operations such as addition, subtraction and shift and have tried to share the partial sums as many as possible in order to reduce the hardware complexity.



Fig.8: Replacing Constant Multiplication by Multiplier

## Block in Sub filter Block of symmetric Convolution

Example 1: Let Coefficient Set As {3, 13,219,221} Consider X=1001, h0=11, X\*h0 = 1001 \* 11 1 0 0 1 ------ X 1 0 0 1 0 ------ X

Multiplier Block is being replaced by Multiplier. The Multiplier block is simply nothing but only Adders. So the Add/Shift Implementation is consists of only Adders and Shifts.

3\*X = 0011 \* X = X + X << 1 13\*X = 1101 \* X= X + X << 2 + X << 3 219 \* X = 1101 1011 \* X= X+X << 1+X << 3 + X << 4 + X << 6 + X << 7 221 \* X = 1101 1101 \* X = X+X << 2 + X << 3 + X << 4 + X << 6 + X << 7

In the above coefficient set  $\{3, 13, 219, 221\}$  can be implemented using Add/Shift Implementation. By using Add/Shift Implementation 3\*X is expressed in terms of  $X+X \ll 1$ .

## III. Complexity analysis of an existing with proposed structures:

Whenever the L-parallel FIR filter comes with a set of symmetric coefficients of length N, the number of required Multipliers for the proposed parallel FIR filter structures is given by, Case 1:

DOI: 10.9790/4200-05221020

VLSI Implementation of Area Efficient Fast Parallel Fir Digital Filters Based On Fast Fir Algorithm

When 
$$\frac{N}{\prod_{i=1}^{r}L_{i}} \underset{\text{is even,}}{M} = \frac{N}{\prod_{i=1}^{r}L_{i}} \left(\prod_{i=1}^{r}M_{i} - \frac{s}{2}\right) ....(10)$$

$$\frac{N}{\prod_{i=1}^{r}L_{i}} \underset{\text{is odd,}}{M} = \frac{N}{\prod_{i=1}^{r}L_{i}} \prod_{i=1}^{r}M_{i} - \frac{s}{2} \left(\frac{N}{\prod_{i=1}^{r}L_{i}} - 1\right) ....(11)$$

W Ca

Where,  $L_i$  is the small parallel block size such as (2x2) or (3x3) FFA. r is the number of FFAs used.  $M_r$ is the number of sub filter blocks used from i-th FFA. Where, S is the number of sub filter blocks containing symmetric coefficients. The number of the required adders in sub filter section can be given by,

$$A_{Sub} = \prod_{i=1}^{r} M_i \left( \frac{N}{\prod_{i=1}^{r} L_i} - 1 \right)$$
 .....(12)

A Comparison between the proposed and the existing FFA structures for even symmetric coefficients with different length under different level of parallelism is summarized in Table I.

#### Table I .Comparison of Proposed and the existing FFA Structures with different length and different level of parallelism

| L | Filter Length | Structure | М    | DM  | Required Adders |            |     |
|---|---------------|-----------|------|-----|-----------------|------------|-----|
|   |               |           |      | R.M | Sub.            | Pre/ Post. | I.A |
|   | 16-tap        | FFA       | 22   | 6   | 24              | 4          | 2   |
|   |               | Proposed  | 16   |     |                 | 6          |     |
| 2 | 72-tap        | FFA       | 90   | 18  |                 | 4          |     |
|   |               | Proposed  | 72   |     | 105             | 6          |     |
|   | 596-tap       | FFA       | 740  | 164 | 931             | 4          |     |
|   |               | Proposed  | 596  |     |                 | 6          |     |
| 3 | 16-tap        | FFA       | 32   | 8   | 42              | 10         |     |
|   |               | Proposed  | 24   |     | 42              | 17         | 7   |
|   | 72-tap        | FFA       | 120  | 24  | 138             | 10         |     |
|   |               | Proposed  | 96   |     |                 | 17         |     |
|   | 596-tap       | FFA       | 986  | 206 | 1256            | 10         |     |
|   |               | Proposed  | 780  |     |                 | 17         |     |
|   | 16-tap        | FFA       | 61   | 9   | 59              | 20         |     |
|   |               | Proposed  | 52   |     | 58              | 31         |     |
| 4 | 72-tap        | FFA       | 153  | 27  | 153             | 20         |     |
|   |               | Proposed  | 126  |     |                 | 31         | 11  |
|   | 596-tap       | FFA       | 1512 | 256 |                 | 20         |     |
|   |               | Proposed  | 1256 |     | 1347            | 31         |     |

Where, M- Number of Required Multipliers, R.M. Reduced Multipliers, Sub- Number of Required Adders in Sub filters Section, Pre/Post - Number of Required Adders in Pre/Post Processing Blocks, I.A -Number of Increased Adders.

## **IV. Implementation and Experimental Results:**

The proposed FFA structures and the existing FFA structures are implemented in VHDL with filter length of 16 and 72, word length of 8-bit and 16-bit, respectively. Two sets of Ideal Low pass FIR filter symmetric coefficients of length 16 and 72 are generated by MATLAB using Remez Exchange algorithm. The sub filters are based on Canonical Sign digit (CSD) structure and Reconfigurable Carry Save adder (RCSA) introduced in [7] are used. Figures 8,9,10 and 11 shows the output results of an 16 tap FIR filter implemented in VHDL Language on Xilinx FPGA SPARTAN 3E kit.

The implementation of Remez Linear phase FIR filter of order 72 is done for the specifications characterizing an Equiripple FIR design method for a low pass response type and filter structure is Direct form symmetric FIR.

## **Experimental Results:**



Fig.10: Magnitude Response of Linear Phase Fir Filter of Order 72 with Symmetry Co-Efficients

| Xilinx - ISE - E:\g          | opalakrishnan\         | firfilt    | er\newfirfilter\16tap8b    | it\new_firfi | ilter 16ta | p\new    | /_firfilter16tap.ise 🗖 🗖 | ×      |
|------------------------------|------------------------|------------|----------------------------|--------------|------------|----------|--------------------------|--------|
| File Edit View Project Sou   | rce Process Test Bench | Simulat    | ion Window Help            |              |            |          |                          | e x    |
| 1 🗅 🆻 🗐 🕼 😓 1 🗶 1            | 6 6 × 6 0              | 3 🛛 🔎      | P 🗶 🗶 🔎 🖻 [ 🔊 🖷 🖲          | 3 🖽 📼 8 🌽    | N2 0 00 4  | <b>1</b> | a a 🛛 🖓 👘 🖓 🔛            | >      |
| - <b>- - - - - - - - - -</b> | : St: St: E ← →   3    | 23         | 24747488                   | ***          | 1 m m 1    | a II 🧐   | 🛛 🕨 💦 1000 💌 ns 💌        |        |
| Sources X                    |                        |            |                            |              | B65 (      |          |                          |        |
| Instance Design L Type       | Current Simulation     |            | 300 ns 400 ns 500          | ns 600       | ) ns       | 700 ns   | 800 ns 900 ns 1000 n     | s      |
| 🖃 📑 a a testben              | Tame: 1000 Hs          |            |                            | 1 1 1 1      |            | 1 1 1    |                          |        |
| three_a behavi               | 🖬 🚭 ×0(7:0)            | 3          | (                          |              | 3          |          |                          | $\sim$ |
|                              | 🖬 🔂 x1[7:0]            | 4          |                            |              |            |          |                          |        |
|                              | 🖬 🔂 x2[7:0]            | 2          | 5 X                        |              |            |          |                          |        |
|                              | 🖬 🚭 h0[7:0]            | 3          | 3                          |              |            |          |                          |        |
|                              | 🖬 🔂 h1[7:0]            | 6          | 1                          |              |            | X_       | 6                        |        |
|                              | 🖬 🚭 h2[7:0]            | 4          | 3                          |              |            |          |                          |        |
|                              | CIK                    | 0          |                            |              |            |          |                          |        |
|                              | 🖬 🚭 y0[15:0]           | 761        | 14                         |              |            |          |                          |        |
| 🗝 🛫 S 💽 F 🥶 S 💽 L 🔤 Sirr     | 🖬 🔂 y1[15:0]           | 6          | 65521                      | 64750        | 63970      | X_       |                          |        |
| Processes ×                  | • 84 y2[15:0]          | 6          | 50                         | 824          | 826        | X_       | 65340                    |        |
| Ture Al                      |                        |            |                            |              |            |          |                          |        |
| Name Type Value              |                        |            |                            |              |            |          |                          |        |
| 3 x0 [: Internal 000000      |                        |            |                            |              |            |          |                          |        |
| x1 [. Internal 0000011       |                        |            |                            |              |            |          |                          |        |
| 3 x2 [; Internal 000000      |                        |            |                            |              |            |          |                          |        |
| M h0 [ Internal 000000       |                        |            |                            |              |            |          |                          |        |
| Saf b1 E loternal 000001     | < > >                  | < >        | 6                          |              |            |          |                          |        |
| Chocesses Sim Objects        | What's New in ISE Desi | an Suite 1 | 0.1 💽 three_A.vhd 🔤 Simula | tion         |            |          |                          |        |

Fig.9.Output Wave form of proposed three - Parallel 72 tap FIR Filter. (8 bit)

This above results shows the proposed 3X3 parallel linear phase fir filter of order 72 with symmetric co-efficient in terms of Area, Power and critical path delay. Area can be calculated with the help of number of gates used in Field Programmable Gate Arrays. Also the power utilization is measured with the help of Xilinx 9.2i under the various power consumption levels like static, dynamic and leakage power consumption. Power consumption is depends on area utilized. i.e., number of gates to be used. As the above both simulation and synthesis results clearly shows, the circuit complexity in terms of area, power and delay of 72 order Linear phase proposed parallel FIR Digital Filters as listed below in Table II, and also comparison of various sub-filter methods of proposed for linear phase fir filter structures under the different level of parallelism. Validated the proposed techniques on Spartan 3E device where the significant area is observed and power reductions in both Common Sub expressions elimination (CSE) and Level Constrained Common Sub expression Elimination (LCCSE) techniques. Comparing the Proposed methods in sub-filter sections with conventional methods, 1. Using proposed LCCSE algorithm

a) Power consumption 68.768% reduced

- b) Area 75.506% reduced
- c) Delay 30.95% reduced

2. Using CSE algorithm

- a) Power consumption 24.354% reduced
- b) Area 36.433% reduced
- c) Delay 20.4% reduced



Fig.10. RTL Schematic View of proposed three- parallel 72 tap FIR Filter (8bit).

| Parameter   | Conventional<br>Parallel FIR Filter | Existing FFA Structure | Proposed FFA Structure |  |
|-------------|-------------------------------------|------------------------|------------------------|--|
| Slices      | 412                                 | 243                    | 180                    |  |
| Flip Flops  | 305                                 | 192                    | 171                    |  |
| 4input LUTs | 503                                 | 407                    | 263                    |  |
| Delay(ns)   | 46.011                              | 19.2385                | 15.725                 |  |
| Power(mW)   | 10.3478                             | 12.1451                | 11.7805                |  |

| Table II. Synthesis Result of 16 tap three- parallel Proposed Fir litter | (8 bit) | ) |
|--------------------------------------------------------------------------|---------|---|
|--------------------------------------------------------------------------|---------|---|

## V. Conclusion & Future Work

The new parallel FIR filter structures has proposed, which are beneficial to symmetric convolutions when the number of taps is the multiple of 2 or 3.(i.e., Even length based). Multipliers are the major portions in hardware consumption for the parallel FIR filter implementation. The proposed new structure exploits the nature of even symmetric coefficients and save a significant amount of multipliers at the expense of additional adders. Since multipliers outweigh adders in hardware cost, it is profitable to exchange multipliers with adders. Consequently, the larger the length of FIR filters is, the more the proposed structures can save from the existing FFA structures, with respect to the hardware cost. The new parallel FIR structures consisting of advantages in both polyphase decompositions dealing with symmetric convolutions comparatively better than the existing FFA structures in terms of hardware consumption.

The proposed new parallel FFA Structures For FIR filters are an area efficient. Since, approximately 40% of the area is saved with this technique as compared to conventional and existing FFA FIR filter design. Area efficiency and high speed is achieved with new parallel FFA technique at very slight cost of power consumption for large tap FIR filter. Since, Parallel FIR filters are an area efficient and contained less delay, so these filters can be used in various applications such as pulse shaping FIR filter in WCDMA system, software design radio and signal processing system for high speed. In future this work can be extended for designing Odd length based FIR filters with less hardware complexity.

## References

- Yu-Chi Tsao and Ken Choi, "Area-Efficient Parallel FIR Digital Filter Structures for Symmetric Convolutions Based on Fast FIR Algorithm" IEEE Transactions on Veri Large Scale Integration (VLSI) Systems, vol. 20, no. 2, pp. 366– 371, Feb. 2012.
- [2]. C. Cheng and K. K. Parhi, "Low-cost parallel FIR structures with 2-stage parallelism," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 54, no. 2, pp. 280–290, Feb. 2007.
- [3]. C. Cheng and K. K. Parhi, "Furthur complexity reduction of parallel FIR filters," in Proc. IEEE Int. Symp. Circuits Syst. (ISCAS 2005), Kobe, Japan, May 2005.
- [4]. C. Cheng and K. K. Parhi, "Hardware efficient fast parallel FIR filter structures based on iterated short convolution," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 51, no. 8, pp. 1492–1500, Aug. 2004.
- [5]. J. G. Chung and K. K. Parhi, "Frequency-spectrum-based low-area low-power parallel FIR filter design," EURASIP J. Appl. Signal Process., vol. 2002, no. 9, pp. 444–453, 2002.
- [6]. K. K. Parhi, VLSI Digital Signal Processing Systems: Design and Implementation. New York: Wiley, 1999.
- [7]. D. A. Parker and K. K. Parhi, "Low-area/power parallel FIR digital filter implementations," J. VLSI Signal Process. Syst., vol. 17, no. 1, pp. 75–92, 1997.
- [8]. B.RAmkumar, Harish M Kittur, P.Mahesh kannan "ASIC Implementation of Modified Carry Save Adder" European Journal of Scientific Research ISSN 1450-216X Vol.42 No.1(2010), pp.53-58.
- [9]. Z.-J. Mou and P. Duhamel, "Short-length FIR filters and their use in fast nonrecursive filtering," IEEE Trans. Signal Process., vol. 39, no. 6, pp. 1322–1332, Jun. 1991.
- [10]. J.I.Acha, "Computational structures for fast implementation of L-path and L-block digital filters," IEEE Trans. Circuit Syst., vol. 36, no. 6, pp. 805–812, Jun.1989.
- [11]. K. Parhi, VLSI Digital Signal Processing Systems: Design and Implementation. New York: Wiley, 1999.
- [12]. A. Dempster et al., "Designing multiplier blocks with low logic depth," in Proc. ISCAS, May 2002, vol. 6, pp. 773– 776.
- [13]. S. Vijay et al., "A greedy common subexpression elimination algorithm for implementing FIR filters," in Proc. ISCAS, May 2007, pp. 3461–3464.

## **Biography**



**S. Gopalakrishnan** was born in 1988. He received the B.E degree in Electronics and Communication Engineering from Anna University, Chennai in 2010, and the M.E Degree in VLSI Anna University, Chennai in 2013. He is currently Assistant Professor in the Dept. of ECE, Shree Venkateshwara Hi-Tech Engineering College, Erode Tamil Nadu, India.

His Current research interest is VLSI Signal processing, Simulation with Modeling and technology of Advanced VLSI devices & MEMS.



**DR.K.R.Valluvan** received BSc (Physics) from Madras University in 1982, B.Tech (Electronics Engg.) from Madras Institute of Technology, Anna University in 1985, PG Diploma in Electronics Design Technology from Indian Institute of Science in 1986, ME (Computer Science & Engg.) from Bharathia University in 2001. He was awarded PhD by Anna University in 2009 for the Thesis titled "Implementation of ADALINE on DSP and FPGA for Measurement of Harmonics". He has worked as Quality Engineer in ABB, Hardware Development Manager in SPA Computers and Senior Design Engineer in Wipro GE Medical Systems. He was a Professor in Kongu Engineering College between 1997-2010 and EBET during 2010-11.

He has completed more than 30 industrial consultancy projects in embedded systems, power quality studies and energy conservation. He is currently Professor in the Dept. of ECE, Velalar College of Engg. & Technology, Erode. His areas of interest are embedded systems, neuro-fuzzy systems, power quality improvement and energy conservation.