\_\_\_\_\_

# Lowering Power Delivery Issues in 3D-IC

<sup>\*</sup>Priya Verma

M.tech (ECE) part-time student at Punjabi University-Patiala Corresponding Author: Priya Verma

**Abstract:** Scaling of transistor size has provided new possibilities in VLSI industry. 3D IC opens door to tremendous applications. The major concern in 3D IC is power dissipation which occurs both in static and dynamic mode of operation. The major parameters on which the power consumption depends on are the supply voltage, clock frequency, die Area, Feature size and number of gates. We have taken the parameters in such a way so that our power consumption got reduced to a lesser amount. we aim to showcase a flow to tackle this problem with following parameters:

Date of Submission: 04-07-2017

Date of acceptance: 15-07-2017

Table 1 • Value of variants

| Table 1. Value of variants. |                    |                       |  |  |
|-----------------------------|--------------------|-----------------------|--|--|
| S.NO                        | VARIANTS           | VALUES                |  |  |
| 1.                          | Feature Size of IC | 10 Nanometres         |  |  |
| 2.                          | Die Size           | 60 square millimeters |  |  |
| 3.                          | Clock Frequency    | 0.4 GHz               |  |  |
| 4.                          | Number of Gates    | 60 Million            |  |  |

#### I. Introduction

Scaling of transistor size has provided new possibilities in VLSI industry. 3D IC opens door to tremendous applications. The major concern in 3D IC is power dissipation which occurs both in static and dynamic mode of operation. Static mode of operation means device is inactive and in dynamic mode of operation device is in working mode. Previously power dissipation in static mode was negligible but now a days with increase density and high frequency of operation power dissipation in static mode is non negligible. In 3D-ICs which contain million of devices in very small area the leakage current increases to a considerable value and causes power dissipation. To reduce this there are various techniques have been proposed. The major parameters on which the power consumption depends on are the supply voltage, clock frequency, die Area, Feature size and number of gates. As we know that, the lower supply voltage uses less power, so, this factor should be low.

Mathematically, we can say that power consumption is given by  $P = C * V^2 * f$ Where P is the Power Consumed C= Capacitance

V= Supply Voltage

f = frequency of operation

At the technological and architectural level we can try to minimize the variables in these equations to minimize the overall energy consumption. One of the effective way of reducing power at the technological level is reducing the supply voltage, because the power consumption drops quadratically with the supply voltage. However, lowering supply voltage results in reduction of performance Another option is to reduce the frequency but that may cause longer delay, as system may take longer time to perform same task with lower frequency. So, to reduce the Power Consumption from the above formula, we have taken the lesser clock frequency for achieving the better results. Along with that, we have taken the lesser supply voltage. If the product of  $V^2$  and f are lesser, then Power Consumption will also reduce. In the end, we got the Pie chart for Simulation which is showing the Power Consumption for an IC with a feature size of 10nm, Clock frequency 0.4 GHz, Die size of 60 sq.mm and having a60M number of gates.

Logic Gate Area = 2.09 sq.mm Repeater Area = 11.02 sq.mm Average wire length = 6.8 gate pitches Average logic gate size = 10.0

### **Total Power Consumption = 0.7 W**

Logic gate power: Dynamic = 0.0W and Leakage = 0.02WClock power: 0.05WRepeater power: Dynamic = 0.04W and Leakage = 0.39WInterconnect power: 0.17W



 Table 2 : Value of variants parameters.

| S. No | Size of IC | Die size | Clock frequency | Number of Gates | Output Power |
|-------|------------|----------|-----------------|-----------------|--------------|
| 1.    | 10         | 60       | 0.4             | 60              | 0.7          |
| 2.    | 18         | 70       | 0.5             | 100             | 0.82         |
| 3.    | 15         | 80       | 0.55            | 120             | 0.88         |
| 4.    | 22         | 50       | 0.6             | 196             | 1.1          |





## II. Conclusions

Power consumption is major issue in designing 3D ICs but with balanced reduction of input power supply and lowering clock frequency within range that does not affect the system performance we can achieve reduction in power dissipation which majorly solve the issue of thermal issues associated with 3D-ICs, and reduce the chances of thermal breakdown.

#### References

- N. S. Kim et al., "Leakage Current: Moore's Law Meets Static Power," IEEE Computer, Vol. 36, Issue 12, pp. 68-75, December [1] 2003
- S. J. Park and M. Swaminathan "Temperature-aware power distribution network designs for 3D ICs and systems" IEEE JOURNAL [2] Electronic Components and Technology Conference (ECTC), 2015 IEEE 65th.
- H. Wang and E. Salman, " Enhancing system-wide power integrity in 3D ICs with power gating" IEEE JOURNAL Quality [3] Electronic Design (ISQED), 2015 16th International Symposium.
- Y. J. Lee and S. K. Lim "Co-Optimization and Analysis of Signal, Power, and Thermal Interconnects in 3-D ICs" IEEE [4] Transactions on Computer-Aided Design of Integrated Circuits and Systems-Nov. 2011.
- [5] Dae Hyun Kim and Sung Kyu Lim," Impact of Through-Silicon-Via Scaling on the Wirelength Distribution of Current and Future 3D Ics" IEEE JOURNAL-2011.
- Dae Hyun Kim and Sung Kyu Lim, " Voltage Variation Aware Optimization of Power Delivery Network with Power Bumps and [6] TSVs Placement in 3D IC "ETRI JOURNAL-2010.
- Dae Hyun Kim and Sung Kyu Lim," Through-Silicon-Via-aware Delay and Power Prediction Model for Buffered Interconnects in [7] 3D ICs " ETRI JOURNAL-2010.
- Sachin S. Sapatnekar "Addressing Thermal and Power delivery bottlenecks in 3D circuit" ETRI JOURNAL 2010. [8]
- Moongon Jung and Sung Kyu Lim " A Study of IR-drop Noise Issues in 3D ICs with Through-Silicon-Vias" IEEE 2010. Nauman H. Khan et al, " System-Level Comparison of Power Delivery Design for 2D and 3D ICs" IEEE 2009. [9]
- [10]
- Dae Hyun Kim and Sung Kyu Lim, "Voltage Variation Aware Optimization of Power Delivery Network with Power Bumps and TSVs Placement in 3D IC "ETRI JOURNAL-2010. [11]
- Dae Hyun Kim and Sung Kyu Lim, "Voltage Variation Aware Optimization of Power Delivery Network with Power Bumps and TSVs Placement in 3D IC "ETRI JOURNAL-2010. [12]
- Dae Hyun Kim and Sung Kyu Lim, "Voltage Variation Aware Optimization of Power Delivery Network with Power Bumps and TSVs Placement in 3D IC "ETRI JOURNAL-2010. [13]

IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) is UGC approved Journal with Sl. No. 5081, Journal no. 49363.

Seema. "Lowering Power Delivery Issues in 3D-IC." IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) 7.4 (2017): 36-38. 

\_\_\_\_\_