# IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)

### **Managing Editor Board**

- Dr. B. D. Venkatraamana Reddy Dept. of ECE, MITS, A.P, India
- Dr. Mohsin khan Rural Education and Development Foundation, Pakistan
- Dr. S.Sasikumar ANNA university, India
- Dr. P. Karthigaikumar Karunya University, India
- Dr. Rania Ahmed jazan university, Egypt
- Dr. Roukhe Hassane Ismac, Malaysia
- Dr. Aleksandr Cariow West Pomeranian University of Technology, Szczecin, Poland
- Dr. Swapnadip De Jadavpur University, India

#### **Contact Us**

Website URL: www.iosrjournals.org Email: Support@iosrmail.org









## **Qatar Office:**

**IOSR Journals** Salwa Road Near to KFC and Aziz Petrol Station, DOHA, Qatar

# **India Office:**

EHTP, National Highway 8, Block A, Sector 34, Gurugram, Haryana 122001

#### **Australia Office:**

43, Ring Road, Richmond Vic 3121 Australia

#### **New York Office:**

8th floor, Straight hub, NS Road, New York, NY 10003-9595



# IOSR Iournal of VLSI and Signal Processing **IOSR** Journals

**International Organization** of Scientific Research

p-ISSN: 2319 - 4197 e-ISSN: 2319 - 4200 Volume: 7 Issue: 5 

# **Contents:**

| Fetal Heartbeat Signal Extraction using an Adaptive Noise Canceller implemented with an improved Simulated Annealing Algorithm | 01-11 |
|--------------------------------------------------------------------------------------------------------------------------------|-------|
| FPGA Based Moving Object Tracking For Indoor Robot Navigation                                                                  | 12-22 |
| An Efficient and Noninvasive Method to Extract Fetal Electrocardiogram from Abdominal Electrocardiogram                        | 23-26 |
| An Average power Estimation Technique for Integrated Circuits                                                                  | 27-29 |
| Implementation of Low Power Voltage Level Shifter Using GALEOR Technique for Subthreshold Operation                            | 30-35 |
| Color Image Implementation of Guided Filter Derived By Local Linear Model                                                      | 36-39 |
| Carbon Nanotubes FET based high performance Universal logic using Cascade Voltage Switch Logic                                 | 40-47 |
| Multiple Constant Multiplication Architecture Using Graph Based<br>Algorithm                                                   | 48-52 |
| Low power and area efficient Parallel chein search Architecture                                                                | 53-61 |
| High Gain Amplifier Design for Switched-Capacitor Circuit Applications                                                         | 62-68 |
| High Speed and Cost Effective Root Raised Cosine Filter using Distributed Arithmetic Algorithm                                 | 69-73 |