# Performance Analysis of Fixed Width Multiplier using Baugh Wooley Algorithm 

R.S.Keote ${ }^{1}$, P.T.Karule ${ }^{2}$<br>${ }^{1}$ Department of Electronics Engg.Yeshwantrao Chavan College of Engg., Nagpur, Maharashtra, India<br>${ }^{2}$ Department of Electronics Engg. Yeshwantrao Chavan College of Engg,. Nagpur, Maharashtra, India Correponding Author: R.S.Keote


#### Abstract

This paper presents Fixed Width Baugh Wooley Multiplier which are widely used in digital signal processing (DSP) applications such as finite impulse response filter(FIR),fast Fourier transform(FFT) and discrete cosine transform (DCT).For realization of 2's complement multiplication operation Baugh-Wooley algorithm is used. Various optimization methods are applied to the multiplier design and the performance has been evaluated on the basis of area \& delay analysis. Power Delay product analysis between proposed \& reported multipliers has been performed. To verify the functionality of the design simulation has been done.


Keywords - Baugh -Wooley algorithm, Fixed Width Multiplier, Parallel Prefix Adder, Power Delay product.

## I. Introduction

Multipliers play a pivotal role in many high performance systems such as Digital processors, FIR filters and multimedia. It dominates the chip power consumption and operation speed. Reduction in number of multiplication products avoids infinite growth of multiplication bit width [1]. Most of the DSP application require efficient and low-error fixed width multipliers, in which by directly truncating $n$ bit LSB output of a fixed width multiplier is achieved ,that produces $n$-bit output product with $n$-bit multiplier and $n$-bit multiplicand. Truncation of LSB part cause to large truncation errors. To reduce truncation error many error compensation techniques have been presented. Compensation with constant correction [2]-[3] and compensation with variable correction value [4]-[10] these are the methods used to design error compensation circuit with less truncation error.

Complexity of the circuit to compensate with constant corrected value can be simpler than that of variable correction value; however, the variable correction approaches usually can be more precise. Literature [4] proposed and analyzed three methods simple fixed bias correction, partial product conditional correction, and time invariant multiplicand for producing sufficiently accurate estimate of the least significant part. In [5] error compensation value is generated by sum of most significant column of truncated part. By properly choosing the generalized index in [6] reduce the truncation error by deriving the better error-compensation bias and then construct a lower error fixed-width multiplier, which is area efficient for VLSI implementation. Variable correction methods [7-13] are employed that compensate the effect of the eliminated terms with non constant compensation function which is used to estimate the weighted sum of LSB part and to reduce the output error. Digital signal processor requires efficient and low error fixed width multiplier in terms of power consumption, both static and dynamic [14-18]. Therefore, instead of targeting them independently, there is a need to find an optimum between speed and power. This is represented by the average energy dissipated for one switching event which is known as power-delay product.

This paper presents a novel approach for performance evaluation of Fixed Width Multiplier using Baugh Wooley algorithm which is carried out on the basis of speed and power-delay product. The architectural details \& performance evaluation results for proposed \& reported multipliers [9] are presented.

## II. Baugh Wooley Algorithm

The Baugh -Wooley multiplication algorithm is an efficient way to handle the sign bits. This technique has been developed in order to design regular multipliers, suited for 2's-complement numbers. Let us consider two n-bit numbers, P and Q to be multiplied, P and Q can be represented as

$$
\begin{equation*}
P=-p_{n-1} 2^{n-1}+\sum_{i=0}^{n-2} p_{i} 2^{i} \tag{1}
\end{equation*}
$$

$$
\begin{equation*}
Q=-q_{n-1} 2^{n-1}+\sum_{j=0}^{n-2} q_{j} 2^{j} \tag{2}
\end{equation*}
$$

Where the $p_{i}$ 's and $q_{i}$ 's the bits in P and Q , respectively, and $p_{n-1}$ and $q_{n-1}$ are the sign bits. The product, $\mathrm{R}=\mathrm{P} \times \mathrm{Q}$, is then given by following equation:

$$
\begin{align*}
R & =P \times Q \\
& =\left(-p_{n-1} 2^{n-1}+\sum_{i=0}^{n-2} p_{i} 2^{i}\right) \times\left(-q_{n-1} 2^{n-1}+\sum_{j=0}^{n-2} q_{j} 2^{j}\right) \\
& =p_{n-1} q_{n-1} 2^{2 n-1}+\sum_{i=0}^{n-2} \sum_{j=0}^{n-2} p_{i} q_{j} 2^{i+j}-2^{n-1} \sum_{i=0}^{n-2} p_{i} q_{n-1} 2^{i}-2^{n-1} \sum_{j=0}^{n-2} p_{n-1} q_{j} 2^{j} \tag{3}
\end{align*}
$$

Equation (3) indicates the final product is obtained by subtracting the last two positive terms from the first two terms. Rather than do subtraction operation, we can obtain the 2 's complement of the last two terms from the first two terms.
The last two terms are $n-1$ bits in which each that extend in binary weight from position $2^{n-1}$ up to $2^{2 n 3}$. On the other hand, the final product is $2 n$ bits and extends in binary weight from $2^{\circ}$ up to $2^{2 n-1}$.
At first pad each of the last two terms in the product P equation with zeros to obtain a 2 n -bit number to be able to add it with the other terms. Then the padded terms extend in binary weight from $2^{\circ}$ up to $2^{2 n-1}$ [3].
Let X is one of the last two terms that can represent it with zero padding as

$$
\begin{equation*}
X=-0 \times 2^{2 n-1}+0 \times 2^{2 n-2}+2^{n-1} \sum_{i=0}^{n-2} p_{i} 2^{i}+\sum_{i=0}^{n-2} 0 \times 2^{j} \tag{4}
\end{equation*}
$$

The final product $\mathrm{R}=\mathrm{P} \times \mathrm{Q}$ in equation (3) becomes:

$$
\begin{equation*}
R=p_{n-1} q_{n-1} 2^{2 n-2}+\sum_{i=0}^{n-2} \sum_{j=0}^{n-2} p_{i} q_{j} 2^{i+j}+2^{n-1} \sum_{i=0}^{n-2} \overline{q_{n-1} p_{i}} 2^{i}+2^{n-1} \sum_{j=0}^{n-2} \overline{p_{n-1} q_{j}} 2^{j}-2^{2 n-1}+2^{n} \tag{5}
\end{equation*}
$$

## III. Design of fixed width Multiplier

## A. Fixed-Width Two's-Complement Multiplier

Low error area efficient fixed width two's complement multipliers [9] that receive two-bit numbers and produce a $n$-bit product. To design low area efficient fixed width 2 's complements multiplier under different values of W , proposed error compensation bias using generalized index and then select the best index having lower error and satisfying the same value K for limited width n. Partial products for Baugh-Wooley array multiplier can be partitioned into two sections, can be rewritten as

$$
P_{S \tan \text { dared }}=M P+L P=\sum_{i=0}^{2 n-1} P_{i} 2^{i}
$$

Where, MP is the most significant columns, and LP is the least significant columns as shown in shaded portion of Fig. 1 .


Fig. 1: n-bit multiplication Partial product array
Fixed width low error $8 \times 8$ two's complement multipliers with $\theta_{\mathrm{Q}=0}, \mathrm{w}=1, \theta_{\mathrm{Q}=0}, \mathrm{w}=2$ has been designed using various logic diagrams \& simulated using Xilinx. Device utilization Summary is shown in Table $1 \& 2$.


Fig. 2. (a) Design low-error fixed-width $8 \times 8$ two's-complement multiplier with $\theta_{\mathrm{Q}=0}, \mathrm{~W}=1$


Fig. 2. (b) Logic diagrams of AOR, ANOR, AHA, AFA, and NFA.
Table 1.Device utilization summary

| Logic Utilization | Used |
| :--- | :--- |
| Number of Slice LUTs | 54 |
| Number of Occupied Slices | 32 |
| Number of bonded IOBs | 24 |
| Maximum combinational path delay | 13.005 ns |



Fig. 3. (a) Design low-error fixed-width $8 \times 8$ two's-complement multiplier with $\theta_{\mathrm{Q}=0}, \mathrm{w}=2$.
Table 2:-Device utilization summary

| Logic Utilization | Used |
| :--- | :--- |
| Number of Slice LUTs | 76 |
| Number of Occupied Slices | 37 |
| Number of bonded IOBs | 24 |
| Maximum combinational path delay | 14.706 ns |

## B. Proposed Fixed Width Multiplier Design

Design fixed width multiplier with a new approach that uses three multiplication units and parallel adders, which improve the speed and power-delay product. Comparative analysis has been carried out in terms of delay reduction, area with pervious designs.

|  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Fig.4(a). Partial Product Array for $n=8$
This partial products array is decayed into three multiplication units which are denoted by MU1, MU2 and MU3. The building blocks for MU1, MU2, and MU3 are further shown in fig. 4 (b), fig. 4(c), fig. 4(d) respectively. And these multiplication units are designed has been designed using various logic Gate \& diagrams like ND, A, FA, AFA, AOR, NFA, and Inverter respectively. The design structure of these multiplication units are as follows. The three multiplication units can takes less delay to get the output product.


Fig 4(b) Architecture for MU1


Fig 4(c) Architecture for MU2


Fig 4(d) Architecture for MU3
The multiplication units MU1, MU2 and MU3 are designed using Baugh-Wooley array algorithm. For MP1 module the inputs are $\mathrm{x}[7: 3]$ and $\mathrm{y}[3: 0]$ generates partial products output as $\mathrm{P} 1[5: 0]$. For MP2 module the inputs are $\mathrm{x}[3: 0]$ \& $\mathrm{y}[7: 4]$ generates partial product output as $\mathrm{p} 2[5: 0]$. Similarly For MP3 module the inputs are $\mathrm{x}[7: 4] \& \mathrm{y}[7: 4]$ generates partial product output as $\mathrm{p} 3[7: 0]$. These outputs are generated independently by using MU1, MU2 and MU3 which can improve the speed of the design. Final summation of partial product outputs of three multiplication units MU1, MU2 and MU3 are as shown in Fig 5.


Fig. 5 Partial product summation using carry save adder and parallel prefix adder
Carry generator circuit generate carry Cout using partial product bits P1 [1:0], P2 [1:0] which generate partial products P [6] \& P [7].Only carry generated has propagated to next level because P[6] \& P[7] product bits are truncated. Design of Carry generator circuit is shown in Fig 6. For summation of P1[5:2], P2[5:2] and P 3 [3:0] partial products carry save adder are used which generates sum bits $\mathrm{S}[3: 0]$ along with carry bits C[3:0].For final summation of carry Cout generated by carry generator circuit and partial product bits P3[7:4] parallel prefix Kogge_stone adder is used. Final product bits P [15:7] of fixed width multiplier are generated. RTL schematic of Baugh Wooley Multiplier is as shown in fig. 7 below.


Fig.6.Carry Generator Circuit


Fig.7. RTL Schematic of Fixed Width Multiplier

## IV. Experimental Results

Performance Parameter Comparison analysis of Fixed-Width Two's-Complement Multipliers are summarized in theTable 3. below. Circuits are simulated using Xilinx Virtex-5 FPGA device XC5VLX110t.

TABLE 3. Performance Comparison:
PERFORMANCE PARAMETER COMPARISION [Xilinx Virtex-5 FPGA device XC5VLX110t]

| N-bit | Fixed Width <br> Multipliers | No. of Slices | No. of LUT'S | No. of bonded <br> IOB's | delay (ns) | PDP(nJ) |  |  |  |  |  |  |  |  |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8 |  |  |  |  |  |  |  |  |  | Used/Available | Used/Available | Used/Available |  |  |
| 8 | Ref[9] W=1 | $32 / 3120$ | $54 / 12,480$ | $24 / 172$ | 13.005 | 4.16 |  |  |  |  |  |  |  |  |
|  | Ref[9] W=2 | $37 / 3120$ | $76 / 12,480$ | $24 / 172$ | 14.706 | 4.70 |  |  |  |  |  |  |  |  |
|  | Proposed FWM | $29 / 3120$ | $73 / 12,480$ | $24 / 172$ | 10.570 | 3.22 |  |  |  |  |  |  |  |  |



Fig.8. Comparative Analysis.

## V. Conclusion

The comparative analysis and results in Fig. 8 indicates that the proposed parallel fixed-width multiplier is better approach for multipliers in [9]. The design of parallel fixed-width multiplier using multiplication modules is $18.72 \%$ and $28.12 \%$ faster than the multipliers in [9]. By analyzing the data, we note that the proposed approach requires more area. Though, the power consumption of the proposed fixed width multiplier is slightly more than [9], but in terms of power delay product it improves $22.59 \%$ and $31.48 \%$ compared to [9].

## References

[1]. Wen-Quan He, Yuan-Ho Chen, Member, IEEE, and Shyh-Jye Jou, Senior Member, IEEE, "High-Accuracy Fixed-Width Booth Multipliers Based on Probability and Simulation" IEEE transactions on circuits and systems regular papers, Vol. 62, No. 8, August 2015.
[2]. Ms. M. Logeshwari, Mrs.S.Thilakavathi, "High -Accuracy fixed width booth multiplier based on multilevel conditional probability." International Journal of Advanced Research in Electronics and Communication Engineering (IJARECE) Volume 4, Issue 3, March 2015
[3]. Sujeetha.G, Aarthi.C , "Area Efficient Fixed-width Booth Multipliers With High Accuracy." International Journal of Scientific \& Engineering Research, Volume 4, Issue 5, May-2013.
[4]. Y. H. Chen, C. Y. Li, and T. Y. Chang, "Area-effective and power- efficient fixed-width Booth multipliers using generalized probabilistic estimation bias", IEEE J. Emerging Sel. Topics Circuits Syst., vol. 1, no. 3, pp. 277-288, Sep. 2011.
[5]. J. P. Wang, S. R. Kuang, and S. C. Liang, "High-accuracy fixed-width modified Booth multipliers for lossy applications", IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 19, no. 1, pp. 52-60, Jan. 2011.
[6]. G Ganesh Kumar, Subhendu K Sahoo , "Power-Delay Product minimization in High- Performance Fixed-Width Multiplier", 978-1-4799-8641-5/15/\$31.00 c 2015 IEEE.
[7]. Shiann-Rong Kuang, "Design of Power -Efficient Configurable Booth Multiplier,"IEEE Transaction on circuits \& SyatemsI., vol.57, no. 3, March 2010.
[8]. W.-C. Yeh, C.-W. Jen, High-Speed Booth Encoded Parallel Multiplier Design, IEEE Trans. on Computers, Vol. 49, No. 7, 2000, pp. 692-701.
[9]. Lan-Da Van, Member, IEEE, and Chih-Chyau Yang," Generalized Low-Error Area-Efficient Fixed-Width Multipliers", IEEE Transactions on Circuita and System-I: Regular Papers,Vol. 52,No. 8, August 2005.
[10]. Y. H. Chen, C. W. Lu, H. C. Chiang, T. Y. Chang and C. Hsia, "A Low-Error Statistical Fixed-Width Multiplier and Its Applications," Int. Symp. on Instrumentation \& Measurement, Sensor Network and Automaton, IEEE 2012.
[11]. K.Numba and H.Itu," High -speed design for Wallace multiplier", ISSCC 2003.
[12]. Y.N.Ching,"Low-power high -speed multipliers",IEEE transaction on Computers,vol.54,no.3,pp.355-361,2005.
[13]. P.Asadee.," A High -Speed multiplication Algorithm Using Modified Partial Product Reduction Tree", International Journal of Electrical and Electronics Engineering, 2010.
[14]. Magnus Sjalander, Per Larsson -Edefors,"High -Speed and Low -Power Multiplier Using the Baugh-Wooley Algorithm and HPM Reduction Tree", 2012.
[15]. T.-B. Juang and S.-F. Hsiao, "Low-error carry-free fixed-width multipliers with low-cost compensation circuits," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 52, no. 6, pp. 299-303, Jun. 2005
[16]. Antonio G. M. Strollo, Nicola Petra and Davide De Caro,"Dual-Tree Error Compensation for High Performance Fixed-Width Multipliers",IEEE Transactions on Circuits and Systems-II: Express Briefs, Vol. 52, No. 8, August 2005.
[17]. S. S. Kidambi, F. El-Guibaly, and A. Antonious, "Area-efficient multipliers for digital signal processing applications," IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process, vol. 43, no. 2, pp. 90-95, Feb. 1996.
[18]. I-Chyn Wey and Chun-Chien Wang,"Low-Error and Hardware-Efficient Fixed-Width Multiplier by Using the Dual-Group Minor Input Correction Vector to Lower Input Correction Vector Compensation Error", IEEE Transactions On Very Large Scale Integration (VLSI) Systems, Vol. 20, No. 10, October 2012.

